# **eTPU Function Implementation:**

# Repeating Queued Output Match



MCD - 5406

**Revision 7.1** 

June 13, 2005



Microcode Technology Powertrain Electronics Software Technology M/S CT-40D, Delphi E & S, Kokomo, Indiana 46904-9005

# This page intentionally left blank

# **Table of Contents**

| 1.   | INTRODUCTION                       | 1  |
|------|------------------------------------|----|
| 2.   | SYSTEM OVERVIEW                    | 1  |
| 2.1  | INPUTS                             | 1  |
| 2.2  |                                    |    |
| 3.   | MEMORY MAP                         | 2  |
| 3.1  | RAM Definition                     | 5  |
|      | 1.1 CPU Write / eTPU Read          |    |
|      | 3.1.1.1 Function Mode Bits         |    |
| 3.   | .1.2 eTPU Write / CPU Read         | 10 |
| 3.   | .1.3 eTPU Write / CPU Write        | 11 |
| 3.2  | Initialization                     | 14 |
| 4.   | OPERATION                          | 16 |
| 4.1  | Examples                           | 16 |
| 4.2  | REQUESTING AN EVENT SEQUENCE       |    |
| 4.3  | Normal Match Event                 |    |
| 4.4  | END EVENT                          |    |
| 4.5  | UPDATING END EVENT                 |    |
| 4.6  | TIMING PAST EVENTS                 | 23 |
| 4.7  | Array Flag Buffering               | 24 |
| 4.8  | GLOBAL EXCEPTION                   | 24 |
| 4.9  | LINKS FROM OTHER ETPU CHANNELS     | 24 |
| 4.10 |                                    |    |
| 4.1  | 1 SHUTTING DOWN THE RQOME FUNCTION | 25 |
| 4.12 |                                    |    |
| 4.13 | FUNCTION LATENCY                   | 25 |
| 5.   | FLOWCHARTS                         | 27 |
| 6.   | REVISION LOG                       | 37 |
| 6.1  | DOCUMENT REVISION NUMBERING        | 37 |
| 6.2  |                                    |    |

# This page intentionally left blank

# eTPU Function: Repeating Queued Output Match

#### 1. Introduction

The Repeating Queued Output Match (RQOME) algorithm is designed to allow the user to set up a sequence of output match events. Each event may be specified individually as either an absolute event or as a relative offset to a previous event. The user programs the time base and the output pin state for each event and also determines whether or not each event will issue an interrupt and/or a DMA trigger to the host CPU. Repeating loops may be set up within the sequence, and the entire sequence may be programmed to execute only once or continuously.

The first event of a sequence may be programmed by the user or else determined from the last event of a previous sequence. The user also has the option to terminate a sequence at a set time (or angle – see below) regardless of which portion of the sequence is operating at the time.

If desired, the RQOME primitive may be set up to record the actual time/angle of each event in units selectable by the user.

If the eTPU's angle clock feature is used, then TCR2 will represent an angular value, while TCR1 represents a time value. If the angle clock feature is not used, then both TCR1 and TCR2 represent time values.

# 2. System Overview

#### 2.1 Inputs

There are no inputs required for the operation of this function.

# 2.2 Outputs

There is one output produced by the operation of this function (see **Figure 1**).



Figure 1 – Hardware Configuration

# 3. Memory Map

The memory map for the RQOME function is shown in **Figure 2** and **Figure 3**.



Figure 2 - Parameter RAM Map

| Host Sei          | vice Requests:                                 | Function Mode Bits:                                                    |
|-------------------|------------------------------------------------|------------------------------------------------------------------------|
| HSR7:             | Shutdown                                       | FM0: Event_TCR1_Store_TCR2                                             |
| HSR6:             | Request                                        | (Note: Only valid when Use_TCR2 = 0 and                                |
| HSR5:             | Initialize                                     | Store_Actual = 1)                                                      |
| HSR4:             | Update                                         | 0 = For TCR1 events, store actual                                      |
| HSR3:             | (Unused)                                       |                                                                        |
| HSR2:             | (Unused)                                       | event time/angle in TCR1                                               |
| HSR1:             | (Unused)                                       | units                                                                  |
|                   | (Onacca)                                       | 1 = For TCR1 events, store actual<br>event time/angle in TCR2<br>units |
| Entry Po          | <u>int Flags:</u>                              | FM1: Event_TCR2_Store_TCR2                                             |
| Flag0:            | (Unused)                                       | (Note: Only valid when Use_TCR2 = 1 and                                |
| Flag1:            | (Unused)                                       | Store_Actual = 1)<br>0 = For TCR2 events, store actual                 |
|                   |                                                | event time/angle in TCR1  units                                        |
| General           | _Flags:                                        | 1 = For TCR2 events, store actual                                      |
| _                 | -                                              | event time/angle in TCR2                                               |
| DMA_Sc            | hed                                            | units                                                                  |
|                   | o not schedule DMA trigger                     | <b>4</b>                                                               |
| 1 = S             | chedule DMA trigger                            |                                                                        |
| Loop_R            | unning                                         | Start_Flags:                                                           |
| 0 = R             | epeating loop not in progress                  |                                                                        |
|                   | epeating loop in progress                      | SE_Pointer                                                             |
|                   |                                                | 0 = Start_Event value is not a pointer                                 |
|                   |                                                | 1 = Start_Event value is a pointer                                     |
| Array_F           | lags:                                          | Init Pin State                                                         |
| -                 | · ·                                            | 0 = Set pin low at Initialize HSR                                      |
| Store_A           | ctual                                          | 1 = Set pin high at Initialize HSR                                     |
|                   | o not store actual time/angle at               | Use Start Event                                                        |
|                   | normal event                                   | 0 = Start sequence at last recorded event                              |
| 1 = S             | tore actual time/angle at normal event         | 1 = Start sequence at Start_Event                                      |
| DMA               |                                                |                                                                        |
| 0 = D             | o not issue DMA trigger to CPU at normal event | End_Flags:                                                             |
| 1 = Is            | ssue DMA trigger to CPU at normal              | EE_Store_Actual                                                        |
|                   | event                                          | 0 = Do not store actual time/angle at                                  |
| Use_TC            | R2                                             | End Event                                                              |
| _                 | CR1 time base for normal event                 | 1 = Store actual time/angle at End_Event                               |
| 1 = T             | CR2 time base for normal event                 | EE DMA                                                                 |
| End Sed           | 7                                              | 0 = Do not issue DMA trigger to CPU at                                 |
|                   | ntry is not end of sequence                    | End Event                                                              |
|                   | ntry is end of sequence                        | 1 = Issue DMA trigger to CPU at                                        |
| Abs Eve           |                                                | End Event                                                              |
| ( <u>Note</u> : O | nly valid when <i>End_Loop</i> = 0)            | EE Use TCR2                                                            |
|                   | ntry is a Relative Offset                      | 0 = TCR1 time base for End_Event                                       |
|                   | ntry is an Absolute Event                      | 1 = TCR2 time base for End_Event                                       |
| End Lo            | -                                              | Use End Event                                                          |
|                   | ntry is not a Loop Size / Loop Count           | 0 = Ignore End Event                                                   |
|                   | ntry is a Loop Size / Loop Count               | 1 = End sequence at End_Event                                          |
| Pin_Stat          | • •                                            | EE Pin State                                                           |
|                   | et pin low at normal event                     | 0 = Set pin low at End_Event                                           |
|                   | et pin high at normal event                    | 1 = Set pin low at <i>End_Event</i>                                    |
| Interrup          |                                                | EE Interrupt                                                           |
|                   | o not interrupt CPU at normal event            | 0 = Do not interrupt CPU at End_Event                                  |
|                   | terrupt CPU at normal event                    | 1 = Interrupt CPU at End Event                                         |
| 1 = In            |                                                |                                                                        |

Figure 3 - Bit Definitions

# 3.1 RAM Definition

The parameter RAM definitions are summarized in  $\boldsymbol{\mathsf{Table 1}}.$ 

| Parameter             | Range             | Units             | CPU<br>Access | eTPU<br>Access |
|-----------------------|-------------------|-------------------|---------------|----------------|
| General_Flags:        |                   |                   |               |                |
| - Loop_Running        | 0 - 1             | Flag              | R             | R/W            |
| - DMA_Sched           | 0 - 1             | Flag              | R             | R/W            |
| Intr_Index            | 0 <b>-</b> 0xFF   | Array Index #     | R             | R/W            |
| Loop_Counter          | 0 <b>-</b> 0xFFFE | Counts            | R             | R/W            |
| Array_Size            | 0 <b>-</b> 0xFF   | Array Entries - 1 | R/W           | R              |
| Array_Flags_Buf       | 0 <b>-</b> 0xFF   | Flags             | R             | R/W            |
| Index                 | 0 <b>-</b> 0xFF   | Array Index #     | R             | R/W            |
| Start_Flags:          |                   |                   |               |                |
| - Use_Start_Event     | 0 - 1             | Flag              | R/W           | R              |
| - Init_Pin_State      | 0 - 1             | Flag              | R/W           | R              |
| - SE_Pointer          | 0 - 1             | Flag              | R/W           | R              |
| Start_Event           | 0 – 0xFFFFFF      | TCRx Units        | R/W           | R              |
| End_Flags:            |                   |                   |               |                |
| - EE_Interrupt        | 0 - 1             | Flag              | R/W           | R              |
| - EE_Pin_State        | 0 - 1             | Flag              | R/W           | R              |
| - Use_End_Event       | 0 – 1             | Flag              | R/W           | R              |
| - EE_Use_TCR2         | 0 – 1             | Flag              | R/W           | R              |
| - EE_DMA              | 0 - 1             | Flag              | R/W           | R              |
| - EE_Store_Actual     | 0 - 1             | Flag              | R/W           | R              |
| End_Event             | 0 – 0xFFFFFF      | TCRx Units        | R/W           | R/W            |
| Array_Flags [Index] : |                   |                   |               |                |
| - Interrupt [Index]   | 0 – 1             | Flag              | R/W           | R              |
| - Pin_State [Index]   | 0 – 1             | Flag              | R/W           | R              |
| - End_Loop [Index]    | 0 – 1             | Flag              | R/W           | R              |
| - Abs_Event [Index]   | 0 – 1             | Flag              | R/W           | R              |

| - End_Seq [Index]       | 0 - 1             | Flag           | R/W | R   |
|-------------------------|-------------------|----------------|-----|-----|
| - Use_TCR2 [Index]      | 0 - 1             | Flag           | R/W | R   |
| - DMA [Index]           | 0 - 1             | Flag           | R/W | R   |
| - Store_Actual [Index]  | 0 - 1             | Flag           | R/W | R   |
| Array_Data [Index]      |                   |                |     |     |
| - Absolute Event        | 0 – 0xFFFFFF      | TCRx Units     | R/W | R/W |
| - Relative Offset       | 0 – 0xFFFFFF      | TCRx Units     | R/W | R/W |
| - Loop Size/            | 1 <b>-</b> 0xFF / | Loop Entries / | R/W | R/W |
| Loop Count              | 1 <b>-</b> 0xFFFE | Counts         | R/W | R/W |
| Function Mode Bits:     |                   |                |     |     |
| - Event_TCR1_Store_TCR2 | 0 - 1             | Flag           | R/W | R   |
| - Event_TCR2_Store_TCR2 | 0 - 1             | Flag           | R/W | R   |

Table 1 - RAM Definitions

#### 3.1.1 CPU Write / eTPU Read

The following parameters are written by the CPU and read by the eTPU:

Array\_Size

**Bits 31-24** – The total number of entries in the data array minus one. *Array\_Size* is used to limit the value of *Index* and determine when the last *Array\_Data* entry has been reached.

NOTE: Care must be taken when writing to Array\_Size since it shares a 32-bit word with Index and Array\_Flags\_Buf (both of which are written by the eTPU). Array\_Size should only be written with an 8-bit write operation that does not affect the other parameters.

Start\_Flags Bits 31-29:

Use\_Start\_Event Bit 31 - Set (1) if Start\_Event (or the value it points to)

is to be used to time the beginning of an event sequence. Cleared (0) if the last event of a previous

sequence is to be used to time the beginning of an event sequence.

Init\_Pin\_State

**Bit 30** – The desired value of the output pin state at initialization. *Init\_Pin\_State* must be written before an **Initialize HSR** is issued to the eTPU.

SE\_Pointer

**Bit 29** – Set (1) if *Start\_Event* contains the byte address of another eTPU RAM location holding the desired start time/angle value. (This byte address assumes that the eTPU RAM space begins at address 0.) Cleared (0) if *Start\_Event* contains the desired start time/angle value itself.

Start Event

**Bits 23-0** - If *Use\_Start\_Event* = 1 and *SE\_Pointer* = 0, *Start\_Event* is an absolute time/angle event from which *Array\_Data* [0] will be timed.

If *Use\_Start\_Event* = 1 and *SE\_Pointer* = 1, *Start\_Event* is the byte address of another eTPU RAM location containing an absolute time/angle event from which *Array\_Data* [0] will be timed. (This byte address assumes that the eTPU RAM space begins at address 0.)

Care must be taken that *Start\_Event* (or the value it points to) + *Array\_Data* [0] is not more than 0x800000 timer counts in the future. *Start\_Event* (and/or the value it points to) must be written **before** a **Request HSR** is issued to the eTPU. *Start\_Event* (or the value it points to) is always an Absolute Event and uses the same time base as the <u>first</u> array entry (*Array\_Data* [0]).

If *Use\_Start\_Event* = 0, *Start\_Event* is ignored and the last event of a previous sequence is used in its place.

NOTE: The user must ensure that *Start\_Event* (and/or the value it points to) contains valid data whenever *Use\_Start\_Event* = 1.

End\_Flags Bits 31-29, 26-24: EE\_Interrupt **Bit 31 –** Set (1) if the eTPU is to issue an interrupt to the host CPU at *End\_Event*; cleared (0) otherwise. Bit 30 - The desired value of the output pin state at EE\_Pin\_State End Event. Use\_End\_Event **Bit 29** – Set (1) if *End\_Event* is to be used to terminate an event sequence; cleared (0) if an event sequence is to terminate normally. EE\_Use\_TCR2 **Bit 26 -** Set (1) if *End\_Event* uses TCR2 (time or angle) as its time base; cleared (0) if *End\_Event* uses TCR1 (time only) as its time base.  $EE_DMA$ **Bit 25** – Set (1) if the eTPU is to issue a DMA trigger to the host CPU at *End\_Event*; cleared (0) otherwise. Note that not all eTPU channels have DMA trigger capability. The user must verify that the desired channel has this capability. EE\_Store\_Actual **Bit 24** – Set (1) if the eTPU is to store the actual time or angle of *End\_Event* back into *End\_Event* when the event itself occurs (in units determined by Event\_TCR1\_Store\_TCR2 and *Event\_TCR2\_Store\_TCR2*); cleared (0) otherwise. Array\_Flags [Index] Bits 31-24: *Interrupt* [*Index*] **Bit 31 –** Set (1) if the eTPU is to issue an interrupt to the host CPU at the event defined by the associated Array\_Data entry; cleared (0) otherwise. Pin\_State [Index] Bit 30 - The desired value of the output pin state at the event defined by the associated *Array\_Data* entry. End\_Loop [Index] **Bit 29** – Set (1) if the associated *Array\_Data* entry is a **Loop Size / Loop Count**; cleared (0) otherwise. When *End\_Loop* = 0, *Abs\_Event* will determine the status of the associated *Array\_Data* entry.

Bit 28 – Set (1) if the associated *Array\_Data* entry is an

**Absolute Event**; cleared (0) if the associated *Array\_Data* entry is a **Relative Offset**. If the

Abs\_Event [Index]

associated *Array\_Data* entry is a **Loop Size / Loop Count** (ie, *End\_Loop* = 1), *Abs\_Event* will be ignored.

#### End\_Seq [Index]

Bit 27 – Set (1) if the associated *Array\_Data* entry is the final event in the sequence; cleared (0) otherwise. Note that if no *End\_Seq* [*Index*] bit is set, the event sequence will repeat <u>indefinitely</u>.

NOTE: If *End\_Seq* = 1 for a Loop Size / Loop Count entry (ie,  $End\_Loop = 1$ ), it indicates that the sequence will end when the loop has finished repeating. Thus, if Loop Count = 0xFFFF (repeat loop indefinitely), setting *End\_Seq* = 1 will have no effect.

## Use\_TCR2 [Index]

Bit 26 – Set (1) if the associated *Array\_Data* entry uses TCR2 (time or angle) as its time base; cleared (0) if the associated *Array\_Data* entry uses TCR1 (time only) as its time base.

# DMA [Index]

**Bit 25** – Set (1) if the eTPU is to issue a DMA trigger to the host CPU at the event defined by the associated *Array\_Data* entry; cleared (0) otherwise. **Note that** not all eTPU channels have DMA trigger capability. The user must verify that the desired channel has this capability.

Store\_Actual [Index] Bit 24 - Set (1) if the eTPU is to store the actual time or angle of the event back into the associated *Array\_Data* entry when the event occurs (in units determined by *Event\_TCR1\_Store\_TCR2* and *Event TCR2 Store TCR2*); cleared (0) otherwise. Note that extreme care must be exercised when using this feature in a repeating loop!

#### 3.1.1.1 Function Mode Bits

The two Function Mode (FM) bits are located in the ETPUCxSCR register. They are written by the CPU and read by the eTPU:

Event\_TCR1\_Store\_TCR2

**FM0** - Set (1) if, **for TCR1 events**, the actual event time/angle is to be stored in TCR2 units; cleared (0) if,

for TCR1 events, the actual event time is to be stored in TCR1 units. Note that Event\_TCR1\_Store\_TCR2 applies both to normal events and to End\_Event. Event\_TCR1\_Store\_TCR2 will be read by the eTPU only when Use\_TCR2 [Index] (or EE\_Use\_TCR2) = 0 and Store\_Actual [Index] (or EE\_Store\_Actual) = 1.

## Event\_TCR2\_Store\_TCR2

FM1 - Set (1) if, for TCR2 events, the actual event time/angle is to be stored in TCR2 units; cleared (0) if, for TCR2 events, the actual event time is to be stored in TCR1 units. Note that Event\_TCR2\_Store\_TCR2 applies both to normal events and to End\_Event. Event\_TCR2\_Store\_TCR2 will be read by the eTPU only when Use\_TCR2 [Index] (or EE\_Use\_TCR2) = 1 and Store\_Actual [Index] (or EE\_Store\_Actual) = 1.

#### 3.1.2 eTPU Write / CPU Read

The following parameters are written by the eTPU and read by the CPU:

| General_Flags | Bits 31-30: |
|---------------|-------------|
| Ochem Imgs    | DIG 01-00.  |

**Loop\_Running Bit 31 –** Set (1) when a **Loop Size / Loop Count** entry is

first encountered in *Array\_Data* (start of repeating loop), unless the value of **Loop Count** is 0xFFFF (when **Loop Count** = 0xFFFF, *Loop\_Running* is never set). Cleared (0) when *Loop\_Counter* is decremented to 0 (end of repeating loop) or *End\_Event* is reached. Also cleared (0) when either an **Initialize HSR** or a **Request HSR** is issued by the CPU, or when a link is

received from another eTPU channel.

**DMA\_Sched Bit 30** – Set (1) to indicate if the eTPU is to issue a DMA trigger to the host CPU; cleared (0) at the start of an

output event service routine, when a link is received from another eTPU channel, and when an **Initialize**,

**Request** or **Update HSR** is issued by the CPU.

Intr\_Index

**Bits 23-16** - The number of the *Array\_Data* event indicated by *Index* at which the eTPU last issued an interrupt to the host CPU.

NOTE: If the interrupt was caused by *End\_Event*, then *Intr\_Index* will contain 0xFF.

Loop\_Counter

**Bits 15-0** - Down-counter used to implement repeating loops within array. When a **Loop Size / Loop Count** entry is encountered (ie, *End\_Loop* = 1), *Loop\_Counter* is initialized to the **Loop Count** value (bits 15-0) and is decremented each succeeding time through the loop. When *Loop\_Counter* = 0, the loop is finished.

NOTE: If the value of Loop Count is 0xFFFF, Loop\_Counter will be re-initialized to this value at each output event, causing the loop to repeat indefinitely.

Array\_Flags\_Buf

**Bits 15-8** – Buffered copy of *Array\_Flags* [*Index*] (when a normal event is set up) or *End\_Flags* (when *End\_Event* occurs).

Index

**Bits 7-0** - Index into *Array\_Data* indicating the event currently being accessed. Minimum value = 0, maximum value = *Array\_Size*.

#### 3.1.3 eTPU Write / CPU Write

The following parameters are written by the eTPU and by the CPU:

End Event

**Bits 23-0** - If *Use\_End\_Event* = 1, *End\_Event* is an absolute time/angle event at which a sequence in progress will be terminated. The event will have characteristics determined by *End\_Flags*. *End\_Event* is always an Absolute Event.

If *End\_Event* occurs and *EE\_Store\_Actual* = 1, the actual time or angle of the event will be stored back into *End\_Event* by the eTPU (in units determined by

Event\_TCR1\_Store\_TCR2 and Event\_TCR2\_Store\_TCR2).

If *Use\_End\_Event* = 0, *End\_Event* and all its associated bits will be ignored.

NOTE: The user must ensure that *End\_Event* contains valid data whenever *Use\_End\_Event* = 1.

# Array\_Data [Index]

Bits 23-0 - An *Array\_Data* entry will be interpreted as an <u>Absolute Event</u>, as a <u>Relative Offset</u>, or as a <u>Loop Size / Loop Count</u> depending on the state of the associated flags *End\_Loop* and *Abs\_Event*.

Array\_Data will be interpreted as an <u>Absolute Event</u> (time/angle) when the associated *End\_Loop* = 0 and the associated *Abs\_Event* = 1 (see **Figure 4**). In this case the **Absolute Event** entry is the value of TCRx at which the current event is scheduled to occur.



Figure 4 - Array Data: Absolute Event

Array\_Data will be interpreted as a Relative Offset (time/angle) when the associated End\_Loop = 0 and the associated Abs\_Event = 0 (see Figure 5). In this case the Relative Offset entry is the number of TCRx counts after the previous event at which the current event is scheduled to occur. Note that the actual time/angle of the previous event is used to time Relative Offsets rather than the written (desired) time/angle. These values will be identical unless an event is already in the past when the eTPU services it. (See Section 4.6.)

The 1<sup>st</sup> entry - Array\_Data [0] - <u>must</u> be a Relative Offset!



Figure 5 - Array Data: Relative Offset

Array\_Data will be interpreted as a Loop Size / Loop Count when the associated End\_Loop = 1. In this case bits 23-16 contain Loop Size and bits 15-0 contain Loop Count (see Figure 6). Loop Size is the total number of array entries comprising the loop (not including the Loop Size / Loop Count entry itself). Loop Count is the number of times the loop within the event sequence is to be repeated. The Loop Size / Loop Count entry must be located immediately after the last loop entry.

NOTE: The minimum legitimate value of both Loop Size and Loop Count is 1. If either Loop Size or Loop Count is set to 0, the eTPU will treat it as though it were set to 1.

NOTE: The normal maximum value of Loop Count is 0xFFFE. If Loop Count is set to 0xFFFF, the eTPU will treat it as a <u>special case</u> that will cause the loop to repeat <u>indefinitely!</u>



Figure 6 - Array\_Data: Loop Size / Loop Count

When a normal event occurs and the associated Store\_Actual = 1, the actual time or angle of the event will be stored back into Array\_Data [Index] by the eTPU (in units determined by Event\_TCR1\_Store\_TCR2 and Event\_TCR2\_Store\_TCR2).

NOTE: Updating *Array\_Data* and/or any associated bits <u>while an event</u> <u>sequence is in progress</u> can cause unexpected results in the output signal!

#### 3.2 Initialization

The CPU should initialize the RQOME function as follows:

- 1. Write the encoded value for the RQOME primitive to the channel's field within the correct channel function select register (CFSx). See the Application Implementation document.
- 2. Write desired value to *Init\_Pin\_State*.
- 3. Issue an **Initialize Host Service Request (%101)**.
- 4. Enable the RQOME channel by assigning to it a non-zero priority (CPR > %00).

When an **Initialize HSR** is issued, the eTPU will respond by performing the following actions:

1. Configure the RQOME channel to Either Match (Blocking) mode. Using this mode, a normal match event and *End\_Event* (if selected) may be set up simultaneously with independent time bases. The first of these two events to occur will block the other event from occurring. (If both events occur at the same time, *End\_Event* takes priority.) In addition, both of the

eTPU's time bases (TCR1 and TCR2) will be captured on every output event that occurs.

Normal match events are set up by writing to the internal eTPU register ERTB. *End\_Event* (if selected) is set up by writing to the internal eTPU register ERTA. Each type of event may be set up to use either of the eTPU's time bases (TCR1 and TCR2). When any output event (of whatever type) occurs, ERTA will contain the captured event in TCR1 units and ERTB will contain the captured event in TCR2 units.

- 2. Set/clear the output pin per *Init\_Pin\_State*.
- 3. Set  $Loop\_Running = 0$  and  $DMA\_Sched = 0$ .

# 4. Operation

#### 4.1 Examples

The following two examples are meant to illustrate the basic functionality of the RQOME algorithm.

The first example (see **Figure 7**) shows how *Init\_Pin\_State* and *Start\_Event* are used at the beginning of an event sequence (*End\_Event* is disabled). The example further shows how both **Absolute Events** and **Relative Offsets** may be used in the same event sequence, how a repeating loop operates, and how an interrupt and a DMA trigger are requested at a given event by the CPU. Finally, since none of the *End\_Seq* bits are set, the example shows the entire sequence re-starting itself when the last event is reached.

The second example (see **Figure 8**) illustrates a repeating loop terminated prematurely by *End\_Event*. In addition, the two **Relative Offsets** in the repeating loop use different time bases.

Note that the *Store\_Actual* bits for looping elements are never set.

NOTE: Extreme care must be taken whenever no *End\_Seq* bit = 1 (ie, the sequence is set to repeat indefinitely) and one or both of the following conditions exist: (1) any *Abs\_Event* bit = 1; (2) any *Store\_Actual* bit = 1.





Figure 7 - Event Sequence with Indefinitely Repeating Loop



Figure 8 - Event Sequence Prematurely Terminated by End\_Event

# 4.2 Requesting an Event Sequence

After initialization, the CPU may initiate an event sequence by performing the following actions:

- 1. Write the desired number of array entries minus one to *Array\_Size*. (For example, if there are 10 entries in the array, set *Array\_Size* = 9.) **Note that** *Array\_Size* should always be written with an 8-bit write operation to avoid a potential conflict with *Index* and *Array\_Flags\_Buf*!
- 2. Write desired values to Start\_Event, Use\_Start\_Event and SE\_Pointer. If SE\_Pointer = 0, Start\_Event is an absolute time/angle. If SE\_Pointer = 1, Start\_Event is the byte address of another eTPU RAM location containing an absolute time/angle. (This byte address assumes that the eTPU RAM space begins at address 0.) In either case, the absolute time/angle uses the same time base as the first array entry (Array\_Data [0]). The user must ensure that Start\_Event contains valid data whenever Use Start Event = 1.
- 3. Write desired values to *End\_Event* and *Use\_End\_Event*. *End\_Event* is an absolute time/angle that has characteristics defined by *End\_Flags*. The user must ensure that *End\_Event* contains valid data whenever *Use\_End\_Event* = 1.
- 4. Write desired values to each *Array\_Data* entry that is to be utilized and to the *Array\_Flags* associated with each entry. Each *Array\_Data* entry may be configured as an **Absolute Event**, a **Relative Offset**, or a **Loop Size**/ **Loop Count**. The first event in the sequence *Array\_Data* [0] <u>must</u> be a **Relative Offset**.
- 5. If the *Store\_Actual* bit for any array entry has been set (1), make sure that the bits *Event\_TCR1\_Store\_TCR2* and *Event\_TCR2\_Store\_TCR2* are set to the desired states.
- 6. Issue a **Request Host Service Request (%110)** to initiate the event sequence.

When a **Request HSR** is issued, the eTPU will respond by performing the following actions:

- 1. Cancel any pending match.
- 2. Set  $Loop\_Running = 0$  and  $DMA\_Sched = 0$ .

- 3. Initialize *Index* to 0 to point to the first entry in the array, ie, *Array\_Data* [0].
- 4. If *Use\_Start\_Event* = 0 and *Use\_TCR2* [0] = 0, set up the first event as follows:

If *Use\_Start\_Event* = 0 and *Use\_TCR2* [0] = 1, set up the first event as follows:

If *Use\_Start\_Event* = 1 and *SE\_Pointer* = 0, set up the first event as follows:

If *Use\_Start\_Event* = 1 and *SE\_Pointer* = 1, set up the first event as follows:

$$ERTB = [Start\_Event] + Array\_Data [0]$$

ERTB is <u>always</u> set up to capture events in TCR2 units.

The time base and the pin state of the first event will be determined by  $Use\_TCR2$  [0] and  $Pin\_State$  [0], respectively.

- 5. Store *Array\_Flags* for first event in *Array\_Flags\_Buf*.
- 6. If *Use\_End\_Event* = 1, set up the end event as follows:

$$ERTA = End\_Event$$

ERTA is <u>always</u> set up to capture events in TCR1 units.

The time base and the pin state of *End\_Event* will be determined by *EE\_Use\_TCR2* and *EE\_Pin\_State*, respectively.

**WARNING:** A match event can be timed up to 0x800000 timer counts in the future. An event that is farther in the future than this will be treated by the eTPU as a **past** event, and generated immediately.

#### 4.3 Normal Match Event

When a normal output match event (ie, not *End\_Event*) occurs, the eTPU will respond by performing the following actions:

- 1. Cancel any pending normal match.
- 2. If *Store\_Actual* (in *Array\_Flags\_Buf*) = 1, store the actual event time/angle in *Array\_Data* [*Index*] as described below.

If  $Use\_TCR2$  (in  $Array\_Flags\_Buf$ ) = 0 and  $Event\_TCR1\_Store\_TCR2$  = 0, OR  $Use\_TCR2$  (in  $Array\_Flags\_Buf$ ) = 1 and  $Event\_TCR2\_Store\_TCR2$  = 0:

Array\_Data [Index] = ERTA (actual event in TCR1 counts)

If  $Use\_TCR2$  (in  $Array\_Flags\_Buf$ ) = 0 and  $Event\_TCR1\_Store\_TCR2$  = 1, OR  $Use\_TCR2$  (in  $Array\_Flags\_Buf$ ) = 1 and  $Event\_TCR2\_Store\_TCR2$  = 1:

Array\_Data [Index] = ERTB (actual event in TCR2 counts)

- 3. If *Interrupt* (in *Array\_Flags\_Buf*) = 1, write the number of *Index* to *Intr\_Index* and issue an interrupt to the host CPU.
- 4. If *DMA* (in *Array\_Flags\_Buf*) = 1, set *DMA\_Sched* = 1; otherwise, set *DMA\_Sched* = 0.
- 5. If *End\_Seq* (in *Array\_Flags\_Buf*) = 1, set *Loop\_Running* = 0 and jump to **Step 16**.
- 6. If *Index* >= *Array\_Size*, then reset *Index* to the first entry in the array (*Array\_Data* [0]) and jump to <u>Step 12</u>. Otherwise, increment *Index* to the next *Array\_Data* entry and continue.
- 7. If the next *Array\_Data* entry is an **Absolute Event** or a **Relative Offset** (*End\_Loop* [*Index*] = 0), jump to <u>Step 13</u>. Otherwise, the next *Array\_Data* entry must be a **Loop Size / Loop Count** (*End\_Loop* [*Index*] = 1), so continue.
- 8. If no loop is currently in progress (*Loop\_Running* = 0), initialize *Loop\_Counter* with the **Loop Count** value contained in *Array\_Data* [*Index*]; also, if **Loop Count** < 0xFFFF, set *Loop\_Running* = 1.
- 9. Decrement *Loop\_Counter*. If the repeating loop is not complete (*Loop\_Counter* > 0), set *Index* to point to the start of the repeating loop by

subtracting the **Loop Size** value contained in *Array\_Data* [*Index*] (limiting the result to 0) and jump to <u>Step 13</u>. Otherwise, continue.

- 10. If *End\_Seq* [*Index*] = 1, set *Loop\_Running* = 0 and jump to <u>Step 16</u>.
- 11. If *Index* >= *Array\_Size*, reset *Index* to the first entry in the array (*Array\_Data* [0]); otherwise, increment *Index* to the next *Array\_Data* entry.
- 12. Set  $Loop\_Running = 0$ .
- 13. If the next event is an **Absolute Event** (*Abs\_Event* [*Index*] = 1), set it up as follows:

ERTB = *Array\_Data* [*Index*]

If the next event is a **Relative Offset** (*Abs\_Event* [*Index*] = 0) and *Use\_TCR2* [*Index*] = 0, set it up as follows:

ERTB = ERTA (last event in TCR1 counts) + *Array\_Data* [*Index*]

If the next event is a **Relative Offset** (*Abs\_Event* [*Index*] = 0) and *Use\_TCR2* [*Index*] = 1, set it up as follows:

ERTB = ERTB (last event in TCR2 counts) + *Array\_Data* [*Index*]

ERTB is <u>always</u> set up to capture events in TCR2 units.

The time base and the pin state of the next event will be determined by  $Use\_TCR2$  [Index] and  $Pin\_State$  [Index], respectively.

- 14. Store Array\_Flags for next event in Array\_Flags\_Buf.
- 15. If *Use\_End\_Event* = 1, set up the end event as follows:

ERTA = *End Event* 

ERTA is <u>always</u> set up to capture events in TCR1 units.

The time base and the pin state of the end event will be determined by *EE\_Use\_TCR2* and *EE\_Pin\_State*, respectively.

16. If *DMA\_Sched* = 1, issue a DMA trigger to the host CPU.

#### 4.4 End Event

When *End\_Event* occurs, the eTPU will respond by setting *Index* = 0xFF, storing *End\_Flags* in *Array\_Flags\_Buf* (with the bit occupying the position of *End\_Seq* always set = 1), and performing the same algorithm as for a normal event (see **Section 4.3**).

## 4.5 Updating End Event

All data contained in the array may be updated by the user at any time. Indeed, if no *End\_Seq* bit is set, this data <u>must</u> be continuously updated by the user. However, any data contained in the array – new or otherwise – will only take effect on an output match event. There is no provision in the RQOME function for changes in array data to take immediate effect.

The user may update *End\_Flags* and/or *End\_Event* in exactly the same manner as array data, if desired. However, the user also has the option to have changes to *End\_Flags* and/or *End\_Event* applied <u>immediately</u> to an event sequence in progress. To achieve this, the CPU must perform the following actions:

- 1. Write desired values to *End\_Event* and *End\_Flags*. The user must ensure that *End\_Event* contains valid data whenever *Use\_End\_Event* = 1.
- 2. Issue an Update Host Service Request (%100)

When an **Update HSR** is issued, the eTPU will respond by performing the following actions:

- 1. Set  $DMA\_Sched = 0$ .
- 2. If *Use\_End\_Event* = 1, set up the end event as follows:

 $ERTA = End\_Event$ 

ERTA is always set up to capture events in TCR1 units.

The time base and the pin state of the end event will be determined by *EE\_Use\_TCR2* and *EE\_Pin\_State*, respectively.

# 4.6 Timing Past Events

The RQOME algorithm uses a "greater than or equal to" comparator to time output events. This means that if an event is set up that is up to 0x7FFFFF timer counts in the past, the eTPU will generate the event immediately. (Events that are

more than 0x7FFFFF timer counts in the past will be treated as future events.) Furthermore, when computing an event using a **Relative Offset**, the RQOME algorithm uses the **actual time/angle** of the event just past, rather than the desired time/angle that was written by the user. Normally, these two values will be the same. However, they will be different if a past event was set up by the eTPU, whether this was due to the user's preference or to system latencies. The user must be aware that such an occurrence can affect the timing of any future events that are based upon it.

## 4.7 Array Flag Buffering

Whenever the RQOME primitive sets up a normal output event, *Array\_Flags* for that pending event is stored in *Array\_Flags\_Buf*. When the actual event occurs, the primitive tests the flags contained in *Array\_Flags\_Buf* to determine whether or not to issue an interrupt and/or a DMA trigger to the host, whether or not to store the actual time/angle of the event back into *Array\_Data [Index]*, and whether or not the final event in the sequence has been reached. The reason for this buffering is so that, once an event has been set up by the eTPU, the host may re-load these flags immediately with new data if desired.

When *End\_Event* occurs, *End\_Flags* is stored in *Array\_Flags\_Buf*.

# 4.8 Global Exception

Under certain error conditions, the RQOME primitive will issue a global exception to the host and write its channel number to the global variable *Cause\_Of\_Exception*. Below are the conditions that cause RQOME to generate a global exception:

1. An HSR is issued to the RQOME primitive that has not been defined.

#### 4.9 Links From Other eTPU Channels

If the RQOME primitive receives a link from another eTPU channel, it will respond by executing the same algorithm as for a **Request HSR** (see **Section** 4.2).

#### 4.10 Aborting an Event Sequence

An event sequence in progress can be aborted by issuing an **Initialize HSR** (see **Section 3.2**). The **Initialize HSR** will cancel any pending match and prepare the

RQOME channel for a **Request HSR**. The user must always set the *Init\_Pin\_State* bit to the desired state prior to issuing an **Initialize HSR**.

Due to the inherent latency of the eTPU in responding to events, it is possible for the eTPU to issue an interrupt and/or DMA trigger to the CPU from a pending match slightly <u>after</u> an Initialize HSR has been issued to abort an event sequence in progress.

# 4.11 Shutting Down the RQOME Function

This function can be disabled by issuing a **Shutdown Host Service Request** (%111), waiting for the HSR bits to clear, and setting the priority level to disabled (%00).

#### 4.12 Switching from RQOME to Another eTPU Function

To switch from the RQOME function to another eTPU function, the CPU should shut down the RQOME function (see **Section 4.11**) and then follow the directions for initializing the new function.

# 4.13 Function Latency

The worst-case execution times for the various threads of the RQOME function are shown below (see the Application Implementation document to convert microcycles into real time based on crystal frequency). Note that these values do not take into account latencies due to other functions in the application, priorities, etc.

| RQOME Thread                       | Worst-Case | RAM      |
|------------------------------------|------------|----------|
|                                    | μcycles *  | Accesses |
| Shutdown HSR                       | 8          | 0        |
| Request HSR (no End_Event)         | 37         | 9        |
| Initialize HSR                     | 15         | 2        |
| Update HSR                         | 16         | 5        |
| Link (no End_Event)                | 39         | 9        |
| <b>Output Event:</b>               |            |          |
| Absolute Event (w/o End_Event)     | 57         | 14       |
| Absolute Event (w/ End_Event)      | 63         | 14       |
| Relative Offset (w/o End_Event)    | 59         | 15       |
| Relative Offset (w/ End_Event)     | 65         | 15       |
| Loop Count (w/o <i>End_Event</i> ) | 84         | 21       |
| Loop Count (w/ End_Event)          | 90         | 21       |
| End_Event                          | 41         | 14       |

Total number of instructions: <u>165</u>

<sup>\*</sup> These numbers do not consider potential collisions while accessing RAM.

# 5. Flowcharts



























# 6. Revision Log

# 6.1 Document Revision Numbering

Each microcode document is assigned a revision number. The numbers are assigned according to the following scheme (used for all documents after May, 2003):

# Rev x.y

x identifies the microcode, where

- 1 represents the original release of microcode
- 2 represents the first release of changed microcode
- 3 represents the second change to microcode etc.

*y* identifies the document, where

- 0 represents the <u>original</u> release of <u>documentation</u> for this microcode
- 1 represents the first document change for the same microcode
- 2 represents the second change to the document for the same microcode

# 6.2 Revision History

| Revision          | Date     | Record                                                                                                                                                                                | Author        |
|-------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1.0<br>(SCR 3082) | 04-16-04 | Initial release of documentation.                                                                                                                                                     | Warren Donley |
| 2.0<br>(SCR 3337) | 05-15-04 | <ul> <li>Changed <i>Use_TCR2</i> from a global Function Mode bit to a bit associated with each individual array entry.</li> <li>Changed mode to Either Match (Blocking) so</li> </ul> | Warren Donley |
|                   |          | that normal events are set up with ERTB and <i>End_Time</i> events are set up with ERTA.                                                                                              |               |
| 3.0<br>(SCR 3639) | 06-30-04 | Fixed bug in <b>Request</b> HSR that caused <b>Start_Time</b> to be set up incorrectly when using TCR1.                                                                               | Warren Donley |
| 4.0<br>(SCR 3738) | 08-20-04 | Added option to issue DMA trigger to CPU.                                                                                                                                             | Steven Hughes |
| 5.0               | 02-02-05 | - Converted C-code to assembly language.                                                                                                                                              | Warren Donley |
| (SCR 3936)        |          | - Combined <i>Index</i> and <i>Array_Size</i> in same parameter to save RAM space.                                                                                                    |               |
|                   |          | - Renamed various RAM parameters to indicate                                                                                                                                          |               |

|                   |          | that they may represent either a time or an angle value ( <i>Start_Time&gt; Start_Event</i> , etc). |               |
|-------------------|----------|-----------------------------------------------------------------------------------------------------|---------------|
| 6.0               | 03-18-05 | - Stored actual time/angle of output events.                                                        | Warren Donley |
| (SCR 3957)        |          | - Buffered <i>Interrupt</i> , <i>DMA</i> , <i>End_Seq</i> and <i>Store_Actual</i> bits.             |               |
|                   |          | - Changed end-of-array method.                                                                      |               |
|                   |          | - Allowed internal loops to be infinite.                                                            |               |
|                   |          | - Treated links as <b>Request</b> HSRs.                                                             |               |
|                   |          | - Fixed coherency issues.                                                                           |               |
|                   |          | - Replaced <i>Start_Loop</i> bit with <b>Loop Size</b> .                                            |               |
|                   |          | - Allowed <i>Start_Event</i> to be a pointer.                                                       |               |
| 7.0<br>(SCR 4087) | 04-20-05 | Made changes to work with compiler build 147 or later.                                              | Warren Donley |
| 7.1               | 06-13-05 | Added information to thread execution times.                                                        | Warren Donley |